#### **AIM: To implement Boolean function**

#### **Theory:**

#### F (a, b, c, d) = $\sum$ (0,2,5,8,10,14) with a multiplexer

|         | D0 | D1 | D2 | D3 | D4 | D5 | D6  | D7 |
|---------|----|----|----|----|----|----|-----|----|
| A'      | 0  | 1  | 2  | 3  | 4  | 5  | 6   | 7  |
| Α       | 8  | 9  | 10 | 11 | 12 | 13 | 14) | 15 |
| Mux i/p | 1  | 0  | 1  | 0  | 0  | A' | Α   | 0  |

## $F(a, b, c, d) = \pi (2,6,11)$ with a multiplexer

|         | D0 | D1 | D2 | D3 | D4 | D5  | D6  | D7  |
|---------|----|----|----|----|----|-----|-----|-----|
| A'      | 0  | 1  | 2  | 3  | 4  | 5   | 6   | 7   |
| Α       | 8  | 9  | 10 | 11 | 12 | 13) | 14) | 15) |
| Mux i/p | 1  | 1  | Α  | A' | 1  | 1   | Α   | 1   |

c) F (a, b, c, d) =  $\sum (1,3,4,11,12,13,14,15)$  with a multiplexer.

|         | D0 | D1 | D2 | D3   | D4  | D5  | D6  | D7  |
|---------|----|----|----|------|-----|-----|-----|-----|
| A'      | 0  | 1  | 2  | 3    | 4   | 5   | 6   | 7   |
| A       | 8  | 9  | 10 | (11) | 12) | 13) | 14) | 15) |
| Mux i/p | 0  | A' | 0  | 1    | 1   | Α   | Α   | Α   |

1.



#### 2.



#### **3.**



Problem **Understanding &** Testing of the Mock Implementation of Rubrics Regularity **Solution Documentation** Total Viva Test Solution in out of Simulator 10 Good Good Good Avg. Good Good Avg. Avg. Avg. Avg.

**(2)** 

**(1)** 

**(2)** 

**(1)** 

**(2)** 

**(1)** 

# **Faculty Signature**

**(2)** 

**(1)** 

**(2)** 

**(1)** 

# AIM: Design 5 to 32 line decoder using basic decoders

# **Theory:**

| A4 | A3 | A2 | A1 | AO | Output (YO-Y31) |  |
|----|----|----|----|----|-----------------|--|
| 0  | 0  | 0  | 0  | 0  | Y0              |  |
| 0  | 0  | 0  | 0  | 1  | Y1              |  |
| 0  | 0  | 0  | 1  | 0  | Y2              |  |
| 0  | 0  | 0  | 1  | 1  | Y3              |  |
| 0  | 0  | 1  | 0  | 0  | Y4              |  |
| 0  | 0  | 1  | 0  | 1  | Y5              |  |
| 0  | 0  | 1  | 1  | 0  | Y6              |  |
| 0  | 0  | 1  | 1  | 1  | Y7              |  |
| 0  | 1  | 0  | 0  | 0  | Y8              |  |
| 0  | 1  | 0  | 0  | 1  | Y9              |  |



#### **Rubric wise marks obtained:**

| Rubrics | Regularity  |  | Problem Understanding & Implementation of Solution in Simulator |                   | Testing of the<br>Solution |          | Documentation |          | Mock<br>Viva Test |          | Total out of 10 |
|---------|-------------|--|-----------------------------------------------------------------|-------------------|----------------------------|----------|---------------|----------|-------------------|----------|-----------------|
|         | Good<br>(2) |  |                                                                 | Good Avg. (2) (1) |                            | Avg. (1) | Good<br>(2)   | Avg. (1) | Good<br>(2)       | Avg. (1) |                 |
|         |             |  |                                                                 |                   |                            |          |               |          |                   |          |                 |

# AIM: Design parallel adder circuit which can decrement given input value

#### Theory:

#### Parallel Adder Circuit with Decrement Capability

To design a parallel adder circuit that can decrement a given input value, we can use a combination of logic gates and a parallel adder. Here's a possible implementation:

#### **Circuit Components:**

4-bit parallel adder (e.g., 7483 or 74LS283)

2's complement generator (e.g., XOR gates and inverters)

Control logic (e.g., AND gates and OR gates)

#### **Circuit Operation:**

- 1. The 4-bit input value is applied to the 2's complement generator.
- 2. The 2's complement generator produces the 2's complement of the input value, which is essentially the negative of the input value.
- 3. The 2's complement value is applied to the parallel adder, along with a constant value of 1.
- 4. The parallel adder performs the addition of the 2's complement value and the constant value, producing the decremented value.
- 5. The control logic selects either the original input value or the decremented value, based on a control signal (e.g., a decrement enable signal).
- 6. The selected value is applied to the 4-bit output.



#### Rubric wise marks obtained:

| Rubrics | Regularity  Good Avg. (2) (1) |  | Problem Understanding & Implementation of Solution in Simulator |          | Testing of the<br>Solution |          | Documentation |          | Mock<br>Viva Test |          | Total out of 10 |
|---------|-------------------------------|--|-----------------------------------------------------------------|----------|----------------------------|----------|---------------|----------|-------------------|----------|-----------------|
|         |                               |  | Good (2)                                                        | Avg. (1) | Good<br>(2)                | Avg. (1) | Good<br>(2)   | Avg. (1) | Good<br>(2)       | Avg. (1) |                 |
|         |                               |  |                                                                 |          |                            |          |               |          |                   |          |                 |

AIM: Design the circuit diagram which can explain the cascading concept in De-multiplexer

#### **Theory:**

#### **Cascading Concept in De-Multiplexers:**

Cascading is a technique used to increase the number of output lines in a De-Multiplexer (DEMUX) by connecting multiple smaller DEMUXes together. This allows us to create larger DEMUXes with more output lines, while still using smaller, more manageable DEMUX circuits.

| S1 | S0 | Input (X) | Output 0 | Output 1 | Output 2 | Output 3 |
|----|----|-----------|----------|----------|----------|----------|
| 0  | 0  | X         | Υ        | 0        | 0        | 0        |
| 0  | 1  | X         | 0        | Υ        | 0        | 0        |
| 1  | 0  | х         | 0        | 0        | Y        | 0        |
| 1  | 1  | Х         | 0        | 0        | 0        | Υ        |

#### Implementation:-



#### **Rubric wise marks obtained:**

| Rubrics | Regularity |          | Problem Understanding & Implementation of Solution in Simulator |          | Testing of the<br>Solution |          | Documentation |          | Mock<br>Viva Test |          | Total out of 10 |
|---------|------------|----------|-----------------------------------------------------------------|----------|----------------------------|----------|---------------|----------|-------------------|----------|-----------------|
|         | Good (2)   | Avg. (1) | Good (2)                                                        | Avg. (1) | Good<br>(2)                | Avg. (1) | Good<br>(2)   | Avg. (1) | Good<br>(2)       | Avg. (1) |                 |
|         |            |          |                                                                 |          |                            |          |               |          |                   |          |                 |

AIM: Design the circuit diagram which can explain the cascading concept in Multiplexer

#### **Theory:**

#### **Cascading Concept in Multiplexers:**

Cascading is a technique used to increase the number of input lines in a Multiplexer (MUX) by connecting multiple smaller MUXes together. This allows us to create larger MUXes with more input lines, while still using smaller, more manageable MUX circuits

| MU: | X 2: |           |           |           |           |             |
|-----|------|-----------|-----------|-----------|-----------|-------------|
| S1  | S0   | Data In 4 | Data In 5 | Data In 6 | Data In 7 | Output (Y2) |
| 0   | 0    | Υ         | 0         | 0         | 0         | Υ           |
| 0   | 1    | 0         | Υ         | 0         | 0         | Υ           |
| 1   | 0    | 0         | 0         | Υ         | 0         | Υ           |
| 1   | 1    | 0         | 0         | 0         | Υ         | Υ           |

#### Implementation:-



#### **Rubric wise marks obtained:**

| Rubrics | Regularity |          | Problem Understanding & Implementation of Solution in Simulator |          | Testing of the<br>Solution |          | Documentation |          | Mock<br>Viva Test |          | Total out of 10 |
|---------|------------|----------|-----------------------------------------------------------------|----------|----------------------------|----------|---------------|----------|-------------------|----------|-----------------|
|         | Good (2)   | Avg. (1) | Good (2)                                                        | Avg. (1) | Good<br>(2)                | Avg. (1) | Good<br>(2)   | Avg. (1) | Good<br>(2)       | Avg. (1) |                 |
|         |            |          |                                                                 |          |                            |          |               |          |                   |          |                 |

# AIM: Design the circuit diagram which can explain the utility of MUX-DEMUX

#### **Theory:**

|    |    | Data In | Data in | Data in<br>2 | Data In | Output | Data  | Data  | Data  | Data  |
|----|----|---------|---------|--------------|---------|--------|-------|-------|-------|-------|
| 51 | 50 | 0       | 3.      | 2            | 3       | (Y)    | Out 0 | Out 1 | Out 2 | Out 3 |
| Ö- | 0  | 7       | D       | Đ.           | D       | Y      | Y.    | D     | 0     | 0     |
| 0  |    | 0.      | У,-     | 0:           | 0       | y      | 0     | Y     | Ü     | 0.    |
| 1  | 0  | 0       | 0       | Υ            | 0       | γ      | 0     | D     | γ     | 0     |
|    | 4  | 0       | 0       | 0            | Y       | ¥      | 0     | 0     | D     | Ψ.    |

#### **Explanation:**

The MUX (Multiplexer) takes four input data lines (Data In 0 to Data In 3) and selects one of them to send to the output (Y) based on the select inputs S1 and S0.

The DEMUX (Demultiplexer) takes the output (Y) from the MUX and sends it to one of the four output data lines (Data Out 0 to Data Out 3) based on the select inputs S1 and S0.

The select inputs S1 and S0 are used to control the MUX and DEMUX. The truth table shows the output (Y) and the corresponding data out lines for each combination of S1 and S0.

#### **Utility of MUX-DEMUX:**

The MUX-DEMUX system allows multiple data lines to share a single transmission line, increasing the efficiency of data transmission.

It enables the selection of one of multiple data sources to be sent to a single output, or the distribution of a single input to multiple outputs.

MUX-DEMUX systems are widely used in digital communication systems, computer networks, and other applications where data needs to be multiplexed or demultiplexed.

#### UTILITY OF MUX-DEMUX



#### Rubric wise marks obtained:

| Rubrics | Regularity  Good Avg. (2) (1) |  | Problem Understanding & Implementation of Solution in Simulator |          | Testing of the<br>Solution |          | Documentation |          | Mock<br>Viva Test |          | Total out of 10 |
|---------|-------------------------------|--|-----------------------------------------------------------------|----------|----------------------------|----------|---------------|----------|-------------------|----------|-----------------|
|         |                               |  | Good (2)                                                        | Avg. (1) | Good (2)                   | Avg. (1) | Good (2)      | Avg. (1) | Good (2)          | Avg. (1) |                 |
|         |                               |  |                                                                 |          |                            |          |               |          |                   |          |                 |

# AIM: Design the circuit diagram to show a common adder-cum-subtraction

## **Theory:**

| Truth | Table: |     |   |    |      |  |
|-------|--------|-----|---|----|------|--|
| А     | В      | Cin | м | s  | Cout |  |
| 0     | 0      | 0   | 0 | 0  | 0    |  |
| 0     | 0      | 0   | 1 | 0  | 0    |  |
| 0     | 0      | 1   | 0 | 1  | 0    |  |
| 0     | 0      | 1   | 1 | 1  | 0    |  |
| 0     | 1      | 0   | 0 | 1  | 0    |  |
| 0     | 1      | 0   | 1 | 1  | 1    |  |
| 0     | 1      | 1   | 0 | 0  | 1    |  |
| 0     | 1      | 1   | 1 | 0  | 1    |  |
| 1     | 0      | 0   | 0 | 1  | 0    |  |
| 1     | 0      | 0   | 1 | 1  | 1    |  |
| 1     | 0      | 1   | 0 | 0  | 1    |  |
| 1     | 0      | 1   | 1 | 0  | 1    |  |
| 1     | 1      | 0   | 0 | 0  | 1    |  |
| 1     | 1      | 0   | 1 | 0  | 1    |  |
| 1     | 1      | 1   | 0 | 1  | 1    |  |
| 1     | 1      | 1   | 1 | -1 | 1    |  |



#### Rubric wise marks obtained:

| Rubrics | Regularity |          | Problem Understanding & Implementation of Solution in Simulator |          | Testing of the<br>Solution |          | Documentation |          | Mock<br>Viva Test |          | Total out of 10 |
|---------|------------|----------|-----------------------------------------------------------------|----------|----------------------------|----------|---------------|----------|-------------------|----------|-----------------|
|         | Good (2)   | Avg. (1) | Good (2)                                                        | Avg. (1) | Good<br>(2)                | Avg. (1) | Good (2)      | Avg. (1) | Good (2)          | Avg. (1) |                 |
|         |            |          |                                                                 |          |                            |          |               |          |                   |          |                 |

AIM: Explain the working of all the following flip flop in Logisim simulator a) S-R flip flop b) D flip flop c) J-K flip flop d) T flip flop

#### • S-R FLIP FLOP

| State   | S | R | Q | Q' | Description |
|---------|---|---|---|----|-------------|
| Set     | 1 | 0 | 0 | 1  | Set Q'>>1   |
|         | 1 | 1 | 0 | 1  | No change   |
| Reset   | 0 | 1 | 1 | 0  | Reset Q'>>0 |
|         | 1 | 1 | 1 | 0  | No change   |
| Invalid | 0 | 0 | 1 | 1  | Invalid     |
|         |   |   |   |    | Condition   |

#### • D FLIP FLOP

| Clk | D | Q | Q' | State              |
|-----|---|---|----|--------------------|
| 0   | 0 | Q | Q' | No change in state |
| 1   | 0 | 0 | 1  | Resets Q to 0      |
| 1   | 1 | 1 | 1  | Sets Q to 1        |

• J-K flip flop

| Clock | J | K | Q <sub>n+1</sub> | State  |
|-------|---|---|------------------|--------|
| 0     | х | x | Q <sub>n</sub>   |        |
| 1     | 0 | 0 | Q <sub>n</sub>   | Hold   |
| 1     | 0 | 1 | 0                | Reset  |
| 1     | 1 | 1 | 1                | Set    |
| 1     | 1 | 1 | $\overline{Q}_n$ | Toggle |

• T flip flop

## TRUTH TABLE

| CLK      | Т | Qn | Q n+1 |
|----------|---|----|-------|
| <b>V</b> | 0 | 0  | 0     |
| <b>\</b> | 0 | 1  | 1     |
| <b>V</b> | 1 | 0  | 1     |
| 4        | 1 | 1  | 0     |



#### **Rubric wise marks obtained:**

| Rubrics | Regularity |          | Problem Understanding & Implementation of Solution in Simulator |          | Testing of the<br>Solution |          | Documentation |          | Mock<br>Viva Test |          | Total<br>out of<br>10 |
|---------|------------|----------|-----------------------------------------------------------------|----------|----------------------------|----------|---------------|----------|-------------------|----------|-----------------------|
|         | Good (2)   | Avg. (1) | Good (2)                                                        | Avg. (1) | Good (2)                   | Avg. (1) | Good<br>(2)   | Avg. (1) | Good (2)          | Avg. (1) |                       |
|         |            |          |                                                                 |          |                            |          |               |          |                   |          |                       |

AIM: Design master slave flip flop (using every flip flops)

## **SR-MASTER SLAVE**

| S | R | Q(t+1) | Qn(t+1) | Meaning   |
|---|---|--------|---------|-----------|
| 0 | 0 | Q      | Qn      | Hold      |
| 0 | 1 | 0      | 1       | Reset     |
| 1 | 0 | 1      | 0       | Set       |
| 1 | 1 | ?      | ?       | Undefined |

#### JK-MASTER SLAVE

| J | к | Q Before<br>CK Pulse | Q After<br>CK Pulse | Comments        |
|---|---|----------------------|---------------------|-----------------|
| 0 | 0 | 0                    | 0                   | No Change       |
| 0 | 0 | 1                    | 1                   | No Change       |
| 1 | 0 | 0                    | 1                   |                 |
| 1 | 0 | 1                    | 1                   | G=1             |
| 0 | 1 | 0                    | 0                   | Q =K            |
| 0 | 1 | 1                    | 0                   |                 |
| 1 | 1 | 0                    | 1                   | Outside Tassile |
| 1 | 1 | 1                    | 0                   | Outputs Toggle  |

#### **D-MASTER SLAVE**

| Clk | D | Q | Q' | State              |
|-----|---|---|----|--------------------|
| 0   | 0 | Q | Q' | No change in state |
| 1   | 0 | 0 | 1  | Resets Q to 0      |
| 1   | 1 | 1 | 1  | Sets Q to 1        |

#### **T-MASTER SLAVE**

#### TRUTH TABLE

| CLK      | T | Qn | Q n+1 |
|----------|---|----|-------|
| <b>\</b> | 0 | 0  | 0     |
| 4        | 0 | 1  | 1     |
| 4        | 1 | 0  | 1     |
| 1        | 1 | 1  | 0     |

# Implementation:-



#### **Rubric wise marks obtained:**

| Rubrics | Regularity  |          | Problem Understanding & Implementation of Solution in Simulator |          | Testing of the<br>Solution |          | Documentation |          | Mock<br>Viva Test |          | Total out of |
|---------|-------------|----------|-----------------------------------------------------------------|----------|----------------------------|----------|---------------|----------|-------------------|----------|--------------|
|         | Good<br>(2) | Avg. (1) | Good<br>(2)                                                     | Avg. (1) | Good<br>(2)                | Avg. (1) | Good<br>(2)   | Avg. (1) | Good<br>(2)       | Avg. (1) |              |
|         |             |          |                                                                 |          |                            |          |               |          |                   |          |              |

## AIM: Prepare J-K, D and T flip flop using S-R Flip flop

## Theory: -

# JK using SR

| J | к | Q(t)  | Q(t+1) |  |
|---|---|-------|--------|--|
| 0 | 0 | Q(t)  | Q(t)   |  |
| 0 | 1 | 0     | 0      |  |
| 1 | 0 | 1     | 1      |  |
| 1 | 1 | Q(t)' | Q(t)'  |  |

## D using SR

| D | Q(t) | Q(t+1) |
|---|------|--------|
| 0 | Q(t) | 0      |
| 1 | Q(t) | 1      |

## T using SR

| т | Q(t) | Q(t+1) |
|---|------|--------|
| 0 | Q(t) | Q(t)   |
| 1 | Q(t) | Q(t)'  |

#### Implementation:-





#### **Rubric wise marks obtained:**

| Rubrics | Problem Understanding & Implementation of Solution in Simulator |          | Testing of the Solution Docum |          | Documo      | Documentation |             | Mock<br>Viva Test |             |          |  |
|---------|-----------------------------------------------------------------|----------|-------------------------------|----------|-------------|---------------|-------------|-------------------|-------------|----------|--|
|         | Good (2)                                                        | Avg. (1) | Good (2)                      | Avg. (1) | Good<br>(2) | Avg. (1)      | Good<br>(2) | Avg. (1)          | Good<br>(2) | Avg. (1) |  |
|         |                                                                 |          |                               |          |             |               |             |                   |             |          |  |

## AIM: Prepare S-R, D and T flip flop using J-K Flip flop

## Theory: -

# SR using JK

| S | R | Q(t)      | Q(t+1)    |
|---|---|-----------|-----------|
| 0 | 0 | Q(t)      | Q(t)      |
| 0 | 1 | 0         | 0         |
| 1 | 0 | 1         | 1         |
| 1 | 1 | undefined | undefined |

## D using JK

| D | Q(t) | Q(t+1) |
|---|------|--------|
| 0 | Q(t) | 0      |
| 1 | Q(t) | ì      |

## T using JK

| Т | Q(t) | Q(t+1) |
|---|------|--------|
| 0 | Q(t) | Q(t)   |
| 1 | Q(t) | Q(t)'  |



#### **Rubric wise marks obtained:**

| Rubrics | Regularity |          | Problem Understanding & Implementation of Solution in Simulator |          | Testing of the Solution |          | Documentation |          | Mock<br>Viva Test |          | Total out of |
|---------|------------|----------|-----------------------------------------------------------------|----------|-------------------------|----------|---------------|----------|-------------------|----------|--------------|
|         | Good (2)   | Avg. (1) | Good (2)                                                        | Avg. (1) | Good (2)                | Avg. (1) | Good<br>(2)   | Avg. (1) | Good (2)          | Avg. (1) |              |
|         |            |          |                                                                 |          |                         |          |               |          |                   |          |              |

**Faculty Signature** 

## AIM: Prepare J-K, S-R and T flip flop using D Flip flop

## Theory: -

## JK using D

| J | К | Q(t)  | Q(t+1) |  |
|---|---|-------|--------|--|
| 0 | 0 | Q(t)  | Q(t)   |  |
| 0 | 1 | 0     | 0      |  |
| 1 | 0 | 1     | 1      |  |
| 1 | 1 | Q(t)' | Q(t)'  |  |

## SR using D

| S | R | Q(t)      | Q(t+1)    |  |
|---|---|-----------|-----------|--|
| 0 | 0 | Q(t)      | Q(t)      |  |
| 0 | 1 | 0         | 0         |  |
| 1 | 0 | 1         | 1         |  |
| 1 | 1 | undefined | undefined |  |

## T using D

| T | Q(t) | Q(t+1) |
|---|------|--------|
| 0 | Q(t) | Q(t)   |
| 1 | Q(t) | Q(t)'  |



#### **Rubric wise marks obtained:**

| Rubrics | Rubrics Regulari |          | Problem Understanding & Implementation of Solution in Simulator |          | Testing of the Solution |          | Documentation |          | Mock<br>Viva Test |          | Total<br>out of<br>10 |
|---------|------------------|----------|-----------------------------------------------------------------|----------|-------------------------|----------|---------------|----------|-------------------|----------|-----------------------|
|         | Good (2)         | Avg. (1) | Good (2)                                                        | Avg. (1) | Good (2)                | Avg. (1) | Good<br>(2)   | Avg. (1) | Good (2)          | Avg. (1) |                       |
|         |                  |          |                                                                 |          |                         |          |               |          |                   |          |                       |

**Faculty Signature** 

## AIM; Prepare J-K, D and S-R flip flop using T Flip flop

## Theory: -

## JK using T

| J | К | Q(t)  | Q(t+1) |  |
|---|---|-------|--------|--|
| 0 | 0 | Q(t)  | Q(t)   |  |
| 0 | 1 | 0     | 0      |  |
| 1 | 0 | 1     | 1      |  |
| 1 | 1 | Q(t)' | Q(t)'  |  |

## D using T

| D | Q(t) | Q(t+1) |  |
|---|------|--------|--|
| 0 | Q(t) | 0      |  |
| 1 | Q(t) | 1      |  |

## SR using T

| S | R | Q(t)      | Q(t+1)    |  |
|---|---|-----------|-----------|--|
| 0 | 0 | Q(t)      | Q(t)      |  |
| 0 | 1 | 0         | 0         |  |
| 1 | 0 | 1         | Î         |  |
| 1 | 1 | undefined | undefined |  |



#### Rubric wise marks obtained:

| Rubrics | Regularity |          | Problem Understanding & Implementation of Solution in Simulator |          | Testing of the<br>Solution |          | Documentation |          | Mock<br>Viva Test |          | Total out of |
|---------|------------|----------|-----------------------------------------------------------------|----------|----------------------------|----------|---------------|----------|-------------------|----------|--------------|
|         | Good (2)   | Avg. (1) | Good (2)                                                        | Avg. (1) | Good (2)                   | Avg. (1) | Good (2)      | Avg. (1) | Good (2)          | Avg. (1) |              |
|         |            |          |                                                                 |          |                            |          |               |          |                   |          |              |

# AIM: Prepare a sequential circuit diagram to explore the functionality of given state diagram

#### Theory: -



#### State Table for Three-Bit Counter

| <b>Present State</b> |       |    | Ne          | xt Sta | ite | Flip-Flop Inputs |                        |                 |  |
|----------------------|-------|----|-------------|--------|-----|------------------|------------------------|-----------------|--|
| A <sub>2</sub>       | $A_1$ | Ao | $A_2$ $A_1$ |        | Ao  | T <sub>A2</sub>  | <i>T</i> <sub>A1</sub> | T <sub>AO</sub> |  |
| 0                    | 0     | 0  | 0           | 0      | 1   | 0                | 0                      | 1               |  |
| 0                    | 0     | 1  | 0           | 1      | 0   | 0                | 1                      | 1               |  |
| 0                    | 1     | 0  | 0           | 1      | 1   | 0                | 0                      | 1               |  |
| 0                    | 1     | 1  | 1           | 0      | 0   | 1                | 1                      | 1               |  |
| 1                    | 0     | 0  | 1           | 0      | 1   | 0                | 0                      | 1               |  |
| 1                    | 0     | 1  | 1           | 1      | 0   | 0                | 1                      | 1               |  |
| 1                    | 1     | 0  | 1           | 1      | 1   | 0                | 1                      | 1               |  |
| 1                    | 1     | 1  | 0           | 0      | 0   | 1                | 1                      | 1               |  |



#### Rubric wise marks obtained:

| Rubrics | Regularity  |          | Problem Understanding & Implementation of Solution in Simulator |          | Testing of the<br>Solution |          | Documentation |          | Mock<br>Viva Test |          | Total out of |
|---------|-------------|----------|-----------------------------------------------------------------|----------|----------------------------|----------|---------------|----------|-------------------|----------|--------------|
|         | Good<br>(2) | Avg. (1) | Good (2)                                                        | Avg. (1) | Good (2)                   | Avg. (1) | Good<br>(2)   | Avg. (1) | Good (2)          | Avg. (1) |              |
|         |             |          |                                                                 |          |                            |          |               |          |                   |          |              |

# AIM: Prepare a sequential circuit diagram using D flip flop of the given state diagram



## Implementation:-



#### **Rubric wise marks obtained:**

| Rubrics | Regu     | ılarity  | Problem Understanding & Implementation of Solution in Simulator |          | `        | sting of the<br>Solution Docum |          | entation | Mock<br>Viva Test |          | Total out of |
|---------|----------|----------|-----------------------------------------------------------------|----------|----------|--------------------------------|----------|----------|-------------------|----------|--------------|
|         | Good (2) | Avg. (1) | Good (2)                                                        | Avg. (1) | Good (2) | Avg. (1)                       | Good (2) | Avg. (1) | Good (2)          | Avg. (1) |              |
|         |          |          |                                                                 |          |          |                                |          |          |                   |          |              |